CXSD62118单相恒定时间同步的PWM控制器驱动N通道mosfet低压芯片组RAM电源

发布时间:2020-04-24 19:37:31 浏览次数:307 作者:oumao18 来源:嘉泰姆
摘要:CXSD62118在功率因数调制(PFM)或脉冲宽度调制(PWM)模式下都能提供良好的瞬态响应和准确的直流电压输出。在脉冲频率模式(PFM)下,CXSD62118在轻到重负载负载下都能提供非常高的效率- 调制开关频率
CXSD62118单相恒定时间同步的PWM控制器驱动N通道mosfet低压芯片组RAM电源

目录pFY嘉泰姆

1.产品概述                       2.产品特点pFY嘉泰姆
3.应用范围                       4.下载产品资料PDF文档 pFY嘉泰姆
5.产品封装图                     6.电路原理图                   pFY嘉泰姆
7.功能概述                        8.相关产品pFY嘉泰姆

一,产品概述(General Description)   pFY嘉泰姆


  The CXSD62118 is a single-phase, constant-on-time,synchronous PWM controller, which drives N-channel MOSFETs. The CXSD62118 steps down high voltage to generate low-voltage chipset or RAM supplies in notebook computers.pFY嘉泰姆
  The CXSD62118 provides excellent transient response and accurate DC voltage output in either PFM or PWM Mode.In Pulse Frequency Mode (PFM), the CXSD62118 provides very high efficiency over light to heavy loads with loading-pFY嘉泰姆
modulated switching frequencies. In PWM Mode, the converter works nearly at constant frequency for low-noise requirements.pFY嘉泰姆
  The CXSD62118 is equipped with accurate positive current-limit, output under-voltage, and output over-voltage protections, perfect for NB applications. The Power-On-Reset function monitors the voltage on VCC to prevent wrong operation during power-on. The CXSD62118 has a 1ms digital soft-start and built-in an integrated output discharge method for soft-stop. An internal integratedpFY嘉泰姆
soft-start ramps up the output voltage with programmable slew rate to reduce the start-up current. A soft-stop function actively discharges the output capacitors with controlled reverse inductor current.pFY嘉泰姆
  The CXSD62118 is available in 10pin TDFN 3x3 package.pFY嘉泰姆
二.产品特点(Features)pFY嘉泰姆


Adjustable Output Voltage from +0.7V to +5.5VpFY嘉泰姆
- 0.7V Reference VoltagepFY嘉泰姆
- ±1% Accuracy Over-TemperaturepFY嘉泰姆
Operates from an Input Battery Voltage Range ofpFY嘉泰姆
+1.8V to +28VpFY嘉泰姆
Power-On-Reset Monitoring on VCC PinpFY嘉泰姆
Excellent Line and Load Transient ResponsespFY嘉泰姆
PFM Mode for Increased Light Load EfficiencypFY嘉泰姆
Selectable PWM Frequency from 4 Preset ValuespFY嘉泰姆
Integrated MOSFET DriverspFY嘉泰姆
Integrated Bootstrap Forward P-CH MOSFETpFY嘉泰姆
Adjustable Integrated Soft-Start and Soft-StoppFY嘉泰姆
Selectable Forced PWM or Automatic PFM/PWM ModepFY嘉泰姆
Power Good MonitoringpFY嘉泰姆
70% Under-Voltage ProtectionpFY嘉泰姆
125% Over-Voltage ProtectionpFY嘉泰姆
Adjustable Current-Limit ProtectionpFY嘉泰姆
- Using Sense Low-Side MOSFET’s RDS(ON)pFY嘉泰姆
Over-Temperature ProtectionpFY嘉泰姆
TDFN-10 3x3 PackagepFY嘉泰姆
Lead Free and Green Devices AvailablepFY嘉泰姆
三,应用范围 (Applications)pFY嘉泰姆


NotebookpFY嘉泰姆
Table PCpFY嘉泰姆
Hand-Held PortablepFY嘉泰姆
AIO PCpFY嘉泰姆
四.下载产品资料PDF文档 pFY嘉泰姆


需要详细的PDF规格书请扫一扫微信联系我们,还可以获得免费样品以及技术支持pFY嘉泰姆

 QQ截图20160419174301.jpgpFY嘉泰姆

五,产品封装图 (Package)pFY嘉泰姆


blob.pngpFY嘉泰姆

六.电路原理图pFY嘉泰姆


blob.pngpFY嘉泰姆

七,功能概述pFY嘉泰姆


Input Capacitor Selection (Cont.)pFY嘉泰姆
higher than the maximum input voltage. The maximum RMS current rating requirement is approximatelypFY嘉泰姆

 IOUT/2,where IOUT is the load current. During power-up, the input capacitors have to handle great pFY嘉泰姆

amount of surge current.For low-duty notebook appliactions, ceramic capacitor is recommended. ThepFY嘉泰姆

 capacitors must be connected be-tween the drain of high-side MOSFET and the source of low-side pFY嘉泰姆

MOSFET with very low-impeadance PCB layoutpFY嘉泰姆
MOSFET SelectionpFY嘉泰姆
The application for a notebook battery with a maximum voltage of 24V, at least a minimum 30V MOSFETspFY嘉泰姆

 should be used. The design has to trade off the gate charge with the RDS(ON) of the MOSFET:pFY嘉泰姆
For the low-side MOSFET, before it is turned on, the body diode has been conducting. The low-side MOSFETpFY嘉泰姆

 driver will not charge the miller capacitor of this MOSFET.In the turning off process of the low-side MOSFET,pFY嘉泰姆

 the load current will shift to the body diode first. The high dv/dt of the phase node voltage will charge the pFY嘉泰姆

miller capaci-tor through the low-side MOSFET driver sinking current path. This results in much less switchingpFY嘉泰姆

 loss of the low-side MOSFETs. The duty cycle is often very small in high battery voltage applications, and the pFY嘉泰姆

low-side MOSFET will conduct most of the switching cycle; therefore, when using smaller RDS(ON) of the low-side MOSFET, the con-verter can reduce power loss. The gate charge for this MOSFET is usually the pFY嘉泰姆

secondary consideration. The high-side MOSFET does not have this zero voltage switch- ing condition;pFY嘉泰姆

 in addition, because  it conducts for less time compared to the low-side MOSFET, the switching pFY嘉泰姆

loss tends to be dominant. Priority  should be given to the MOSFETs with less gate charge, so pFY嘉泰姆

that both the gate driver loss and switching loss  will be minimized.pFY嘉泰姆

The selection of the N-channel power MOSFETs are determined by the R DS(ON), reversingpFY嘉泰姆

 transfer capaci-tance (CRSS) and maximum output current requirement. The losses in the pFY嘉泰姆

MOSFETs have two components:conduction loss and transition loss. For the high-side and pFY嘉泰姆

low-side MOSFETs, the losses are approximately given by the following equations:pFY嘉泰姆

Phigh-side = IOUT (1+ TC)(RDS(ON))D + (0.5)( IOUT)(VIN)( tSW)FSWpFY嘉泰姆
Plow-side = IOUT (1+ TC)(RDS(ON))(1-D)pFY嘉泰姆
Where I is the load current OUTpFY嘉泰姆
TC is the temperature dependency of RDS(ON)pFY嘉泰姆
FSW is the switching frequencypFY嘉泰姆
tSW is the switching intervalpFY嘉泰姆
D is the duty cyclepFY嘉泰姆
Note that both MOSFETs have conduction losses while the high-side MOSFET includes an additional pFY嘉泰姆

transition loss.The switching interval, tSW, is the function of the reverse transfer capacitance CRSS. pFY嘉泰姆

The (1+TC) term is a factor in the temperature dependency of the RDS(ON) and can be extracted pFY嘉泰姆

from the “RDS(ON) vs. Temperature” curve of the power MOSFET.pFY嘉泰姆
Layout ConsiderationpFY嘉泰姆
In any high switching frequency converter, a correct layout is important to ensure proper operation pFY嘉泰姆

of the regulator.With power devices switching at higher frequency, the resulting current transient will pFY嘉泰姆

cause voltage spike across the interconnecting impedance and parasitic circuit elements. As an example,pFY嘉泰姆

 consider the turn-off transition of the PWM MOSFET. Before turn-off condition, the MOSFET is carryingpFY嘉泰姆

 the full load current. During turn-off,current stops flowing in the MOSFET and is freewheeling by the pFY嘉泰姆

low side MOSFET and parasitic diode. Any parasitic inductance of the circuit generates a large voltage pFY嘉泰姆

spike during the switching interval. In general, using short and wide printed circuit traces shouldpFY嘉泰姆

 minimize interconnect-ing impedances and the magnitude of voltage spike.pFY嘉泰姆
Besides, signal and power grounds are to be kept sepa-rating and finally combined using ground pFY嘉泰姆

plane construc-tion or single point grounding. The best tie-point between the signal ground and the pFY嘉泰姆

power ground is at the nega-tive side of the output capacitor on each channel, where there is less pFY嘉泰姆

noise. Noisy traces beneath the IC are not recommended. Below is a checklist for your layout:pFY嘉泰姆
· Keep the switching nodes (UGATE, LGATE, BOOT,and PHASE) away from sensitive small signal pFY嘉泰姆

nodes since these nodes are fast moving signals.Therefore, keep traces to these nodes as short aspFY嘉泰姆
possible and there should be no other weak signal traces in parallel with theses traces on any layer.pFY嘉泰姆

Layout Consideration (Cont.)pFY嘉泰姆
· The signals going through theses traces have both high dv/dt and high di/dt with high peak pFY嘉泰姆

charging and discharging current. The traces from the gate drivers to the MOSFETs (UGATE and pFY嘉泰姆

LGATE) should be short and wide.pFY嘉泰姆
· Place the source of the high-side MOSFET and the drain of the low-side MOSFET as close as pFY嘉泰姆

possible.Minimizing the impedance with wide layout plane be-tween the two pads reduces the pFY嘉泰姆

voltage bounce of the node. In addition, the large layout plane between the drain of the pFY嘉泰姆

MOSFETs (VIN and PHASE nodes) can get better heat sinking.pFY嘉泰姆

The GND is the current sensing circuit reference ground and also the power ground of the pFY嘉泰姆

LGATE low-side MOSFET. On the other hand, the GND trace should be a separate trace andpFY嘉泰姆

 independently go to the source of the low-side MOSFET. Besides, the cur-rent sense resistor pFY嘉泰姆

should be close to OCSET pin to avoid parasitic capacitor effect and noise coupling.pFY嘉泰姆

· Decoupling capacitors, the resistor-divider, and boot capacitor should be close to their pins. pFY嘉泰姆

(For example,place the decoupling ceramic capacitor close to the drain of the high-side MOSFETpFY嘉泰姆

 as close as possible.)pFY嘉泰姆
· The input bulk capacitors should be close to the drain of the high-side MOSFET, and the outputpFY嘉泰姆

 bulk capaci-tors should be close to the loads. The input capaci-tor’s ground should be close to thepFY嘉泰姆

 grounds of the output capacitors and low-side MOSFET.pFY嘉泰姆
· Locate the resistor-divider close to the FB pin to mini-mize the high impedance trace. In addition, pFY嘉泰姆

FB pin traces can’t be close to the switching signal traces (UGATE, LGATE, BOOT, and PHASE).pFY嘉泰姆

 八,相关产品                  更多同类产品...... pFY嘉泰姆


Switching Regulator >   Buck ControllerpFY嘉泰姆

Part_No pFY嘉泰姆

Package pFY嘉泰姆

ArchipFY嘉泰姆

tectupFY嘉泰姆

PhasepFY嘉泰姆

No.ofpFY嘉泰姆

PWMpFY嘉泰姆

OutputpFY嘉泰姆

Output pFY嘉泰姆

CurrentpFY嘉泰姆

(A) pFY嘉泰姆

InputpFY嘉泰姆

Voltage (V) pFY嘉泰姆

ReferencepFY嘉泰姆

VoltagepFY嘉泰姆

(V) pFY嘉泰姆

Bias pFY嘉泰姆

VoltagepFY嘉泰姆

(V) pFY嘉泰姆

QuiescentpFY嘉泰姆

CurrentpFY嘉泰姆

(uA) pFY嘉泰姆

minpFY嘉泰姆

maxpFY嘉泰姆

CXSD6273pFY嘉泰姆

SOP-14pFY嘉泰姆

QSOP-16pFY嘉泰姆

QFN4x4-16pFY嘉泰姆

VM    pFY嘉泰姆

1   pFY嘉泰姆

1     pFY嘉泰姆

30pFY嘉泰姆

2.9    pFY嘉泰姆

13.2pFY嘉泰姆

0.9pFY嘉泰姆

12     pFY嘉泰姆

8000pFY嘉泰姆

CXSD6274pFY嘉泰姆

SOP-8pFY嘉泰姆

VM   pFY嘉泰姆

1pFY嘉泰姆

1pFY嘉泰姆

20pFY嘉泰姆

2.9  pFY嘉泰姆

13.2 pFY嘉泰姆

0.8pFY嘉泰姆

12pFY嘉泰姆

5000pFY嘉泰姆

CXSD6274CpFY嘉泰姆

SOP-8pFY嘉泰姆

VMpFY嘉泰姆

1pFY嘉泰姆

1pFY嘉泰姆

20pFY嘉泰姆

2.9pFY嘉泰姆

13.2pFY嘉泰姆

0.8pFY嘉泰姆

12pFY嘉泰姆

5000pFY嘉泰姆

CXSD6275pFY嘉泰姆

QFN4x4-24pFY嘉泰姆

VMpFY嘉泰姆

2pFY嘉泰姆

1pFY嘉泰姆

60pFY嘉泰姆

3.1pFY嘉泰姆

13.2pFY嘉泰姆

0.6pFY嘉泰姆

12pFY嘉泰姆

5000pFY嘉泰姆

CXSD6276pFY嘉泰姆

SOP-8pFY嘉泰姆

VMpFY嘉泰姆

1pFY嘉泰姆

1pFY嘉泰姆

20pFY嘉泰姆

2.2pFY嘉泰姆

13.2pFY嘉泰姆

0.8pFY嘉泰姆

5~12pFY嘉泰姆

2100pFY嘉泰姆

CXSD6276ApFY嘉泰姆

SOP-8pFY嘉泰姆

VMpFY嘉泰姆

1pFY嘉泰姆

1pFY嘉泰姆

20pFY嘉泰姆

2.2pFY嘉泰姆

13.2pFY嘉泰姆

0.8pFY嘉泰姆

5~12pFY嘉泰姆

2100pFY嘉泰姆

CXSD6277/A/BpFY嘉泰姆

SOP8|TSSOP8pFY嘉泰姆

VMpFY嘉泰姆

1pFY嘉泰姆

1pFY嘉泰姆

5pFY嘉泰姆

5pFY嘉泰姆

13.2pFY嘉泰姆

1.25|0.8pFY嘉泰姆

5~12pFY嘉泰姆

3000pFY嘉泰姆

CXSD6278pFY嘉泰姆

SOP-8pFY嘉泰姆

VMpFY嘉泰姆

1pFY嘉泰姆

1pFY嘉泰姆

10pFY嘉泰姆

3.3pFY嘉泰姆

5.5pFY嘉泰姆

0.8pFY嘉泰姆

5pFY嘉泰姆

2100pFY嘉泰姆

CXSD6279BpFY嘉泰姆

SOP-14pFY嘉泰姆

VM   pFY嘉泰姆

1pFY嘉泰姆

1pFY嘉泰姆

10pFY嘉泰姆

5pFY嘉泰姆

13.2pFY嘉泰姆

0.8pFY嘉泰姆

12pFY嘉泰姆

2000pFY嘉泰姆

CXSD6280pFY嘉泰姆

TSSOP-24pFY嘉泰姆

|QFN5x5-32pFY嘉泰姆

VMpFY嘉泰姆

1pFY嘉泰姆

2pFY嘉泰姆

20pFY嘉泰姆

5pFY嘉泰姆

13.2pFY嘉泰姆

0.6pFY嘉泰姆

5~12pFY嘉泰姆

4000pFY嘉泰姆

CXSD6281NpFY嘉泰姆

SOP14pFY嘉泰姆

QSOP16pFY嘉泰姆

QFN-16pFY嘉泰姆

VMpFY嘉泰姆

1pFY嘉泰姆

1pFY嘉泰姆

30pFY嘉泰姆

2.9pFY嘉泰姆

13.2pFY嘉泰姆

0.9pFY嘉泰姆

12pFY嘉泰姆

4000pFY嘉泰姆

CXSD6282pFY嘉泰姆

SOP-14pFY嘉泰姆

VMpFY嘉泰姆

1pFY嘉泰姆

1pFY嘉泰姆

30pFY嘉泰姆

2.2pFY嘉泰姆

13.2pFY嘉泰姆

0.6pFY嘉泰姆

12pFY嘉泰姆

5000pFY嘉泰姆

CXSD6282ApFY嘉泰姆

SOP-14pFY嘉泰姆

VMpFY嘉泰姆

1pFY嘉泰姆

1pFY嘉泰姆

30pFY嘉泰姆

2.2pFY嘉泰姆

13.2pFY嘉泰姆

0.6pFY嘉泰姆

12pFY嘉泰姆

5000pFY嘉泰姆

CXSD6283pFY嘉泰姆

SOP-14pFY嘉泰姆

VMpFY嘉泰姆

1pFY嘉泰姆

1pFY嘉泰姆

25pFY嘉泰姆

2.2pFY嘉泰姆

13.2pFY嘉泰姆

0.8pFY嘉泰姆

12pFY嘉泰姆

5000pFY嘉泰姆

CXSD6284/ApFY嘉泰姆

LQFP7x7 48pFY嘉泰姆

TQFN7x7-48pFY嘉泰姆

VMpFY嘉泰姆

1pFY嘉泰姆

6pFY嘉泰姆

0.015pFY嘉泰姆

1.4pFY嘉泰姆

6.5pFY嘉泰姆

-pFY嘉泰姆

5pFY嘉泰姆

1800pFY嘉泰姆

CXSD6285pFY嘉泰姆

TSSOP-24PpFY嘉泰姆

VMpFY嘉泰姆

1pFY嘉泰姆

发表评论

共有条评论
用户名: 密码:
验证码: 匿名发表